#### **COMPREHENSIVE SERVICES**

We offer competitive repair and calibration services, as well as easily accessible documentation and free downloadable resources.

#### SELL YOUR SURPLUS

We buy new, used, decommissioned, and surplus parts from every NI series. We work out the best solution to suit your individual needs. We Sell For Cash We Get Credit We Receive a Trade-In Deal

**OBSOLETE NI HARDWARE IN STOCK & READY TO SHIP** 

We stock New, New Surplus, Refurbished, and Reconditioned NI Hardware.

APEX WAVES

**Bridging the gap** between the manufacturer and your legacy test system.

1-800-915-6216
 www.apexwaves.com
 sales@apexwaves.com

 $\bigtriangledown$ 

All trademarks, brands, and brand names are the property of their respective owners.

Request a Quote CLICK HERE PXIe-6555

# NI PXIe-6555/6556 Specifications

200 MHz Digital Waveform Generator/Analyzer with PPMU

このドキュメントには、日本語ページも含まれています。

This document provides the specifications for the NI PXIe-6555 (NI 6555) and the NI PXIe-6556 (NI 6556). Specifications are subject to change without notice. For the most recent NI 6555/6556 specifications, visit ni.com/manuals. To access the NI 6555/6556 documentation, including the *NI Digital Waveform Generator/Analyzer Getting Started Guide*, which contains functional descriptions of the NI 6555/6556 signals and the connector pinouts, navigate to **Start»Programs»National Instruments»NI-HSDIO»Documentation**.



**Caution** The NI 6555/6556 has a maximum operating temperature range of 0  $^{\circ}$ C to +45  $^{\circ}$ C in all NI PXI Express and hybrid NI PXI Express chassis.



**Hot Surface** If the NI 6555/6556 has been in use, it might exceed safe handling temperatures and cause burns. Allow time to cool before removing the NI 6555/6556 from the chassis.



**Caution** Refer to the *Read Me First: Safety and Electromagnetic Compatibility* document for important safety and electromagnetic compatibility information. To obtain a copy of this document online, visit ni.com/manuals, and search for the document title.



**Caution** To ensure the specified EMC performance, operate this product only with shielded cables and accessories.



**Caution** To ensure specified EMC performance, you must install PXI EMC Filler Panels, National Instruments part number 778700-01, in all open chassis slots.



**Caution** To ensure the specified EMC performance, all I/O cables must be no longer than 3 m (10 ft).



**Note** All values were obtained using a 1 m cable (SHC68-C68-D4 recommended). Performance specifications are not guaranteed when using longer cables.



# Terminology

*Maximum* and *minimum* specifications are warranted not to exceed these values within certain operating conditions and include the effects of temperature and uncertainty unless otherwise noted.

*Typical* specifications are unwarranted values that are representative of a majority  $(3 \sigma)$  of units within certain operating conditions and include the effects of temperature and uncertainty unless otherwise noted.

*Characteristic* specifications are unwarranted values that are representative of an average unit operating at room temperature.

*Nominal* specifications are unwarranted values that are relevant to the use of the product and convey the expected performance of the product.

All specifications are *Typical* unless otherwise noted. These specifications are valid within the operating temperature range. Accuracy specifications are valid within  $\pm 5$  °C of self-calibration unless otherwise noted.

# Contents

| Terminology                                                              | 2  |
|--------------------------------------------------------------------------|----|
| Channel Specifications                                                   | 3  |
| Digital Generation Channels (DIO <023>, PFI 1, PFI 2, PFI 4, and PFI 5)  | 4  |
| Digital Acquisition Channels (DIO <023>, PFI 1, PFI 2, PFI 4, and PFI 5) | 5  |
| Active Load Channels (Data <023> and PFI <1,2,4,5> Channels)             | 6  |
| PPMU Channels (DIO <023>, PFI 1, PFI 2, PFI 4, and PFI 5)                | 7  |
| General PFI Channels (PFI 0, PFI 3, and PFI <2431>)                      | 14 |
| EXTERNAL FORCE and EXTERNAL SENSE Channels                               | 14 |
| CAL Channels                                                             | 15 |
| Timing Specifications                                                    | 15 |
| Sample Clock                                                             | 15 |
| Generation Timing (Data, DDC CLK OUT, and PFI <03> Channels)             | 18 |
| Generation Provided Setup and Hold Times                                 | 20 |
| Acquisition Timing (Data, STROBE, and PFI <03> Channels)                 | 22 |
| Setup and Hold Times to STROBE                                           |    |
| CLK IN (SMA Jack Connector)                                              | 27 |
| PFI 5 as STROBE (DDC Connector)                                          | 28 |
| PXIe_DStarA (PXI Express Backplane)                                      | 28 |
| CLK OUT (SMA Jack Connector)                                             |    |
| PFI 4 as DDC CLK OUT (DDC Connector)                                     | 29 |
| Reference Clock (PLL)                                                    | 30 |
| Waveform Specifications                                                  | 31 |
| Memory and Scripting                                                     | 31 |
| Triggers (Inputs to the NI 6556)                                         | 34 |
| Events (Generated from the NI 6556)                                      |    |
| Miscellaneous                                                            |    |

| Physical<br>I/O Panel Connectors<br>Software<br>Environment<br>Safety<br>Electromagnetic Compatibility<br>CE Compliance<br>Online Product Certification |      |
|---------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| I/O Panel Connectors<br>Software<br>Environment<br>Safety<br>Electromagnetic Compatibility<br>CE Compliance                                             | . 37 |
| Environment<br>Safety<br>Electromagnetic Compatibility<br>CE Compliance                                                                                 |      |
| Safety<br>Electromagnetic Compatibility<br>CE Compliance                                                                                                | . 38 |
| Electromagnetic Compatibility<br>CE Compliance                                                                                                          | . 38 |
| CE Compliance                                                                                                                                           | . 39 |
| CE Compliance                                                                                                                                           | . 39 |
| Online Product Contification                                                                                                                            |      |
| Online Product Certification                                                                                                                            | . 40 |
| Environmental Management                                                                                                                                | . 40 |
| Where to Go for Support                                                                                                                                 |      |

# **Channel Specifications**

| Specification                                                        | Value                                                                                                                                            | Comments                                                                                 |
|----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|
| Number of data channels                                              | 24, per pin parametric measurement unit (PPMU) enabled                                                                                           | All data<br>channels have<br>pattern memory.                                             |
| Direction<br>control of data<br>channels                             | Per channel                                                                                                                                      |                                                                                          |
| Number of<br>programmable<br>function<br>interface (PFI)<br>channels | 4 PPMU-enabled PFI channels:<br>PFI 1, PFI 2, PFI 4/DDC CLK OUT, and<br>PFI 5/STROBE<br>10 general PFI channels:<br>PFI 0, PFI 3, and PFI <2431> | Refer to the<br><i>Waveform</i><br><i>Specifications</i><br>section for more<br>details. |
| Direction<br>control of PFI<br>channels                              | Per channel                                                                                                                                      |                                                                                          |
| Number of<br>clock terminals                                         | 4 input<br>2 output                                                                                                                              | Refer to<br>the <i>Timing</i><br><i>Specifications</i><br>section for more<br>details.   |
| Number of<br>remote sense<br>channels                                | 28                                                                                                                                               | All<br>PPMU-enabled<br>channels have<br>remote sense<br>capability.                      |

# Digital Generation Channels (DIO <0..23>, PFI 1, PFI 2, PFI 4, and PFI 5)



| Specification                                | Va                                                                                      | Comments                                                                                                                                |                                                                                |
|----------------------------------------------|-----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|
| Generation<br>signal type                    | Single-ended, ground refe                                                               | —                                                                                                                                       |                                                                                |
| Programmable<br>generation<br>voltage levels | Drive Voltage High Leve<br>Drive Voltage Low Level<br>Drive Tristate (V <sub>TT</sub> ) | _                                                                                                                                       |                                                                                |
| Generation voltage range                     | -2 V to 6 V (default) or -2                                                             | V to 7 V                                                                                                                                | Software-<br>selectable.                                                       |
| Generation<br>voltage<br>resolution          | 122 μV                                                                                  | _                                                                                                                                       |                                                                                |
| DC generation voltage accuracy               | ±5 °C of<br>Self-Calibration                                                            | ±15 °C of Self-Calibration                                                                                                              | Maximum<br>accuracy when                                                       |
|                                              | ±11 mV                                                                                  | ±16 mV                                                                                                                                  | operating within<br>the specified<br>self-calibration<br>temperature<br>range. |
| Generation<br>voltage swing                  | 400 mV to 8.0 V                                                                         | Into a<br>1 M $\Omega$ load.<br>Power<br>limitations may<br>restrict the<br>number of<br>channels<br>toggling at full<br>voltage swing. |                                                                                |
| Output<br>impedance                          | 50 Ω                                                                                    |                                                                                                                                         | Nominal.                                                                       |

| Specification                                          | Value                                                                                                                                               | Comments                                                                         |
|--------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|
| Maximum<br>allowed DC<br>drive strength<br>per channel | ±35 mA                                                                                                                                              | Nominal. Do<br><i>not</i> exceed the<br>maximum<br>power limit of<br>the device. |
| Data channel<br>tristate control                       | Per channel, per cycle                                                                                                                              | Software-<br>selectable and<br>hardware-<br>timed.                               |
| Channel<br>power-on state                              | Drivers disabled, high impedance                                                                                                                    | _                                                                                |
| Output<br>protection                                   | The device can indefinitely sustain a short to any voltage between -3 V and 8.5 V provided that you observe the maximum drive strength limitations. |                                                                                  |

# Digital Acquisition Channels (DIO <0..23>, PFI 1, PFI 2, PFI 4, and PFI 5)



| Specification                                           | Value                                                                                                                         | Comments |
|---------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|----------|
| Acquisition<br>signal type                              | Single-ended, ground referenced                                                                                               | —        |
| Programmable<br>acquisition<br>voltages                 | Compare Voltage High Threshold ( $V_{IH}$ )<br>Compare Voltage Low Threshold ( $V_{IL}$ )<br>Termination Voltage ( $V_{TT}$ ) | _        |
| Acquisition<br>voltage threshold<br>range               | -2 V to 7 V                                                                                                                   |          |
| Acquisition and<br>termination<br>voltage<br>resolution | 122 μV                                                                                                                        | —        |
| Termination<br>voltage range                            | -2 V to 6 V (default) or -1 V to 7 V                                                                                          | —        |

| Specification                          | Va                                                                                                 | lue                                                                                                | Comments                                                                                            |
|----------------------------------------|----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|
| DC acquisition voltage accuracy        | ±5 °C of<br>Self-Calibration                                                                       | Maximum<br>accuracy when                                                                           |                                                                                                     |
|                                        | $(V_{IL}) = \pm 25 \text{ mV}$<br>$(V_{IH}) = \pm 25 \text{ mV}$<br>$(V_{TT}) = \pm 11 \text{ mV}$ | $(V_{IL}) = \pm 28 \text{ mV}$<br>$(V_{IH}) = \pm 28 \text{ mV}$<br>$(V_{TT}) = \pm 16 \text{ mV}$ | operating within<br>the specified<br>self-calibration<br>temperature<br>range between<br>-1.5 V and |
| Minimum<br>detectable<br>voltage swing | 50 mV                                                                                              | 6.8 V.                                                                                             |                                                                                                     |
| Input impedance                        | High-impedance or $50 \Omega$                                                                      | Software-<br>selectable.                                                                           |                                                                                                     |
| High impedance<br>leakage              | <5 nA                                                                                              | Characteristic.                                                                                    |                                                                                                     |
| Input protection                       | The device can indefinite<br>voltage between -3 V and<br>observe the maximum dri                   |                                                                                                    |                                                                                                     |

# Active Load Channels (Data <0..23> and PFI <1,2,4,5> Channels)



Note Active Loads are supported only for the NI 6556.

| Specification          |                                                    | Comments   |                                             |                                            |
|------------------------|----------------------------------------------------|------------|---------------------------------------------|--------------------------------------------|
| Programmable<br>levels | Commutating V<br>Current Source<br>Current Sink (I | _          |                                             |                                            |
| Load                   | Range                                              | Resolution | Accuracy<br>(±15 °C of<br>Self-Calibration) | Typical<br>accuracy with<br>3 V overdrive. |
|                        | 1.5 mA to<br>24 mA                                 | 488 nA     | ±1 mA                                       |                                            |

# PPMU Channels (DIO <0..23>, PFI 1, PFI 2, PFI 4, and PFI 5)



| Specification          | Value                                                                                                                                                 | Comments                                                          |
|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|
| PPMU signal<br>type    | Single-ended, ground referenced                                                                                                                       | Referenced<br>to the ground<br>pins on the<br>VHDCI<br>connector. |
| Programmable<br>levels | Force voltage (F <sub>V</sub> )<br>Force current (F <sub>I</sub> )<br>Voltage clamp high (V <sub>CHI</sub> )<br>Voltage clamp low (V <sub>CLO</sub> ) | Voltage<br>clamps are<br>only active<br>when forcing<br>current.  |





| Specification | Value                                         |              |                                                       |             |                                                         | Comments                                         |
|---------------|-----------------------------------------------|--------------|-------------------------------------------------------|-------------|---------------------------------------------------------|--------------------------------------------------|
| Force voltage | Ranges                                        | Resolution   | Accuracy<br>within<br>±5 °C<br>of Self-<br>Calibratio |             | Accuracy<br>within<br>±15 °C of<br>Self-<br>Calibration | Maximum<br>accuracy at<br>the sense<br>location. |
|               | -2 V to<br>6 V<br>(default)<br>-1 V to<br>7 V | 122 μV       | ±11                                                   | mV          | ±16 mV                                                  |                                                  |
| Force voltage | Cu                                            | Irrent Range |                                                       | Set         | tling Time                                              | Settled to                                       |
| settling time |                                               | 2 μΑ         |                                                       |             | 150 µs                                                  | 1% of the final value.                           |
|               |                                               | 8 μΑ         |                                                       |             | 75 µs                                                   | 1 V steps<br>with 50% of                         |
|               | 32 µA, 128 µA, 512 µA                         |              |                                                       | 40 µs       | the current                                             |                                                  |
|               | 2 mA                                          |              |                                                       | 45 µs       | range load<br>into 100 pF.                              |                                                  |
|               |                                               | 8 mA         |                                                       |             | 55 µs                                                   | 1                                                |
|               |                                               | 32 mA        |                                                       |             | 60 µs                                                   |                                                  |
| Load          | Current Range                                 |              |                                                       | Ca          | pacitance                                               | These                                            |
| capacitance   |                                               | 2 μΑ         |                                                       |             | 1 nF                                                    | values<br>represent                              |
|               |                                               | 8 μΑ         |                                                       |             | 1 nF                                                    | the allowed load                                 |
|               | •                                             |              | 1 nF                                                  | capacitance |                                                         |                                                  |
|               |                                               |              |                                                       |             | 1 nF                                                    | through a<br>1 m SHC68-                          |
|               |                                               | 512 μΑ       |                                                       |             | 4.7 nF                                                  | C68-D4                                           |
|               | 2 mA                                          |              |                                                       | 10 nF       | cable to ensure a                                       |                                                  |
|               | 8 mA                                          |              |                                                       |             | 47 nF                                                   | well-<br>behaved                                 |
|               |                                               | 32 mA        |                                                       |             | 100 nF                                                  | transient<br>response.                           |

#### Characteristic Step Response











Figure 4. Characteristic Step Response into a Capacitive Load in the 32 mA Range

| Specification                   | Value                                                               |                                    |                        |                                                          |                                                      | Comments                                          |
|---------------------------------|---------------------------------------------------------------------|------------------------------------|------------------------|----------------------------------------------------------|------------------------------------------------------|---------------------------------------------------|
| Force current                   | Current Range Resolution                                            |                                    |                        | Nominal.                                                 |                                                      |                                                   |
| resolution                      | ±2 μA                                                               |                                    |                        | 60 pA                                                    |                                                      |                                                   |
|                                 | $\pm 8 \ \mu A$                                                     |                                    |                        | 240 pA                                                   |                                                      |                                                   |
|                                 |                                                                     | ±32 μA                             |                        |                                                          | 980 pA                                               |                                                   |
|                                 |                                                                     | ±128 μA                            |                        |                                                          | 3.9 nA                                               |                                                   |
|                                 |                                                                     | ±512 μA                            |                        |                                                          | 15.6 nA                                              |                                                   |
|                                 |                                                                     | ±2 mA                              |                        |                                                          | 60 nA                                                |                                                   |
|                                 |                                                                     | ±8 mA                              |                        |                                                          | 240 nA                                               |                                                   |
|                                 |                                                                     | ±32 mA                             |                        |                                                          | 980 nA                                               |                                                   |
| Force current<br>accuracy       |                                                                     | ±5 °C of                           | ±5 °C of ±             |                                                          | uracy within<br>⊧15 °C of<br>-Calibration            | Maximum.                                          |
|                                 |                                                                     | 1% of rang                         | e                      | 1.3                                                      | 3% of range                                          |                                                   |
| Force current<br>voltage clamps | Currer                                                              | nt Range                           | Reso                   | lution                                                   | Accuracy<br>within ±15 °C<br>of Self-<br>Calibration | Maximum.<br>Voltage<br>clamps begin<br>to conduct |
|                                 | V <sub>CLO</sub>                                                    | -2 V to<br>6 V                     | 122                    | μV                                                       | ±100 mV                                              | within<br>700 mV of the<br>programmable           |
|                                 | V <sub>CHI</sub>                                                    | -1 V to<br>7 V                     |                        |                                                          |                                                      | voltage level.                                    |
|                                 | Note: (                                                             | V <sub>CHI</sub> - V <sub>CL</sub> | $_{\rm O}) > 1 { m V}$ |                                                          |                                                      |                                                   |
| Aperture time range             | 4 μs to                                                             | 4 µs to 65 ms                      |                        |                                                          |                                                      |                                                   |
| Aperture time resolution        | 4 μs                                                                |                                    |                        |                                                          |                                                      | —                                                 |
| Measure<br>voltage              | Accuracy<br>within±15°C<br>of Self-<br>Range Resolution Calibration |                                    |                        | Maximum<br>accuracy at the<br>sense location<br>with one |                                                      |                                                   |
|                                 | -2 V to                                                             | 7 V                                | 228                    | μV                                                       | ±3 mV                                                | 60 Hz PLC aperture.                               |



| Specification                  | Value                                           | Value                                            |                                 |  |  |  |  |
|--------------------------------|-------------------------------------------------|--------------------------------------------------|---------------------------------|--|--|--|--|
| Measure                        | Current Range                                   | Resolution                                       | Nominal.                        |  |  |  |  |
| current resolution             | ±2 µA                                           | 460 pA                                           |                                 |  |  |  |  |
|                                | ±8 µA                                           | 1.8 nA                                           |                                 |  |  |  |  |
|                                | ±32 μA                                          | 7.3 nA                                           |                                 |  |  |  |  |
|                                | ±128 μA                                         | 30 nA                                            |                                 |  |  |  |  |
|                                | ±512 μA                                         | 120 nA                                           |                                 |  |  |  |  |
|                                | ±2 mA                                           | 460 nA                                           |                                 |  |  |  |  |
|                                | ±8 mA                                           | 1.8 μΑ                                           |                                 |  |  |  |  |
|                                | ±32 mA                                          | 7.3 μΑ                                           |                                 |  |  |  |  |
| Measure<br>current<br>accuracy | Accuracy within<br>±5 °C of<br>Self-Calibration | Accuracy within<br>±15 °C of<br>Self-Calibration | Maximum<br>accuracy<br>with one |  |  |  |  |
|                                | 1% of range                                     | 1.3% of range                                    | 60 Hz PLC aperture.             |  |  |  |  |





**Note**  $I_{RMS}$  Noise is represented by the following equation:

 $I_{RMS}$  Noise = (RMS Noise × Current Range) / 10<sup>6</sup>

For example, 100 ppm on a 32 mA range yields a noise of  $3.2 \ \mu A$  RMS.

| Specification                   | Value                                                                                                                                                      | Comments |
|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| I/O switch<br>resistance        | 5.5 Ω                                                                                                                                                      | Nominal. |
| Remote<br>feedback<br>impedance | 100 kΩ                                                                                                                                                     | Nominal. |
| Output<br>protection            | The device can indefinitely sustain a short to any voltage<br>between -3 V and 8.5 V, provided that you observe the<br>maximum drive strength limitations. |          |

### General PFI Channels (PFI 0, PFI 3, and PFI <24..31>)

| Specification             | Value                                                                           |                 | Comments |
|---------------------------|---------------------------------------------------------------------------------|-----------------|----------|
| Circuit type              | PFI 0 and PFI 3: High-speed                                                     | I/O circuits    | —        |
|                           | PFI <2431>: 5 V compatib                                                        | le I/O circuits |          |
| Generation voltage level  | Low Voltage Levels,<br>Characteristic<br>High Voltage Levels,<br>Characteristic |                 | Nominal. |
|                           | 0 V                                                                             | 3.3 V           |          |
| Drive                     | PFI 0 and PFI 3: ±33 mA                                                         | _               |          |
| strength                  | PFI <2431>: ±85 mA                                                              |                 |          |
| Output<br>impedance       | 50 Ω                                                                            |                 | Nominal. |
| Output<br>protection      | The device can indefinitely sustain a short to any voltage between 0 V and 5 V. |                 | _        |
| Acquisition voltage level | Low Voltage High Voltage<br>Thresholds Thresholds                               |                 | Nominal. |
|                           | 0.8 V                                                                           | 2 V             |          |
| Input protection          | PFI 0 and PFI 3: -1 V to 5 V                                                    |                 | Maximum. |
|                           | PFI <2431>: -1 V to 6.5 V                                                       |                 |          |

#### EXTERNAL FORCE and EXTERNAL SENSE Channels

**Note** These specifications are valid for the EXTERNAL FORCE and EXTERNAL SENSE channels on the AUX I/O connector or on the REMOTE SENSE connector. The AUX I/O connector is available only on NI 6556 devices.

| Specification       | Value                                                                         | Comments                                                 |
|---------------------|-------------------------------------------------------------------------------|----------------------------------------------------------|
| Direction           | EXTERNAL FORCE: input to the device<br>EXTERNAL SENSE: output from the device | —                                                        |
| Analog<br>bandwidth | EXTERNAL FORCE: 3 MHz<br>EXTERNAL SENSE: 30 kHz                               | Characteristic<br>with a single<br>channel<br>connected. |
| Range               | -2 V to 7 V                                                                   | —                                                        |

圄

| Specification      | Value                                                                                                                                                | Comments                             |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|
| Maximum<br>current | ±32 mA                                                                                                                                               | Valid for<br>EXTERNAL<br>FORCE only. |
| Input protection   | The device can indefinitely sustain a short to any voltage between -3 V and 8.5 V, provided that you observe the maximum drive strength limitations. |                                      |

#### **CAL** Channels

圄

**Note** These specifications are valid for the CAL channel on the AUX I/O connector and on the REMOTE SENSE connector. The AUX I/O connector is available only on NI 6556 devices.

| Specification  | Value                                                                                                                                     | Comments                                 |
|----------------|-------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|
| Direction      | Output from the NI 6556 during external calibration.<br>This channel is in a high-impedance or undriven state<br>during normal operation. |                                          |
| Voltage level  | 5 V                                                                                                                                       | Nominal.                                 |
| Drive strength | 1 mA                                                                                                                                      | Maximum<br>allowed.<br>Sourcing<br>only. |

## **Timing Specifications**

### Sample Clock

| Specification                     | Value                                                                                                                                                                                              | Comments |
|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| Sample clock<br>sources           | <ol> <li>Onboard Clock</li> <li>CLK IN (SMA jack connector)</li> <li>PXIe_DStarA (PXI Express backplane)</li> <li>STROBE (Digital Data &amp; Control (DDC) connector; acquisition only)</li> </ol> | _        |
| On Board Clock<br>frequency range | 800 Hz to 200 MHz                                                                                                                                                                                  |          |

| Specification                                              | Value                                                                                 | Comments                                                                                                                      |
|------------------------------------------------------------|---------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|
| On Board Clock<br>frequency<br>resolution                  | <0.1 Hz                                                                               | NI-HSDIO may<br>be queried for the<br>programmed<br>frequency value.                                                          |
| On Board Clock<br>frequency<br>accuracy                    | ±150 ppm                                                                              | Nominal.<br>Accuracy may be<br>increased by using<br>a higher<br>performance<br>external Reference<br>clock.                  |
| CLK IN<br>frequency range                                  | 20 kHz to 200 MHz                                                                     | Refer to the <i>CLK</i><br><i>IN (SMA Jack</i><br><i>Connector)</i><br>section for<br>restrictions based<br>on waveform type. |
| PXIe_DStarA<br>frequency range                             | 800 Hz to 200 MHz                                                                     | Refer to the<br><i>PXIe_DStarA</i><br><i>(PXI Express</i><br><i>Backplane)</i><br>section for more<br>information.            |
| STROBE<br>frequency range                                  | 800 Hz to 200 MHz                                                                     | Refer to the <i>PFI 5</i><br>as <i>STROBE (DDC</i><br><i>Connector)</i><br>section for more<br>information.                   |
| Sample clock<br>relative delay<br>adjustment range         | ±5 ns                                                                                 | To align multiple<br>devices, apply a<br>delay or phase                                                                       |
| Sample clock<br>relative delay<br>adjustment<br>resolution | 3.125 ps                                                                              | adjustment to the<br>On Board Clock.                                                                                          |
| Exported Sample<br>clock destinations                      | <ol> <li>DDC CLK OUT (DDC connector)</li> <li>CLK OUT (SMA jack connector)</li> </ol> | Internal Sample<br>clocks with<br>sources other than<br>STROBE can be<br>exported.                                            |

| Specification                                                    | Va                   | lue     | Comments                                                                         |
|------------------------------------------------------------------|----------------------|---------|----------------------------------------------------------------------------------|
| Exported Sample<br>clock offset<br>range (t <sub>CO</sub> )      | 0 ns to 2.4 ns       |         | Software programmable.                                                           |
| Exported Sample<br>clock offset<br>resolution (t <sub>CO</sub> ) | 13 ps                |         |                                                                                  |
| Exported Sample<br>clock offset<br>accuracy (t <sub>CO</sub> )   | ±200 ps              |         | Software programmable.                                                           |
| Exported Sample                                                  | Minimum              | Maximum | 3.3 V at maximum                                                                 |
| clock duty cycle<br>(DDC CLK<br>OUT)                             | 42%                  | 55%     | clock rate<br>(200 MHz).<br>Not including the<br>effects of system<br>crosstalk. |
| Exported Sample clock period jitter                              | 24 ps <sub>rms</sub> |         | Characteristic;<br>using On Board<br>Clock.                                      |

Figure 7. Characteristic Period Jitter (RMS) versus Frequency



# Generation Timing (Data, DDC CLK OUT, and PFI <0..3> Channels)

| Specification                          | Value                                        | Comments                                                                                                                                                                                |
|----------------------------------------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Maximum<br>data rate per<br>channel    | 200 Mbps<br>Supported for all logic families | —                                                                                                                                                                                       |
| Maximum data<br>channel toggle<br>rate | 3.3 V swing: 100 MHz<br>5 V swing: 50 MHz    | Toggle rates<br>exceeding these<br>values may<br>invalidate CE<br>certifications.<br>Refer to the<br><i>Electromagnetic</i><br><i>Compatibility</i><br>section for more<br>information. |

Figure 8 shows an eye diagram of a 200 Mbps pseudorandom bit sequence (PRBS) waveform at 3.3 V. This waveform was captured on a characteristic DIO channel at room temperature into high-impedance.



#### Figure 8. Characteristic Eye Diagram at 3.3 V

Figure 9 shows an eye diagram of a 200 Mbps PRBS waveform at 0.4 V. This waveform was captured on a characteristic DIO channel at room temperature into high-impedance.





| Specification    | Va                                           | lue                                          | Comments                                                                                                                                                                                                                                                              |
|------------------|----------------------------------------------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Data channel-to- | NI 6555                                      | NI 6556                                      | There will be                                                                                                                                                                                                                                                         |
| channel skew     | Maximum: 750 ps<br>Characteristic:<br>300 ps | Maximum: 600 ps<br>Characteristic:<br>300 ps | additional skew from<br>crosstalk, acquisition<br>threshold, and other<br>transmission line<br>effects in your<br>system. You may see<br>up to 150 ps of<br>additional skew from<br>differences between<br>channels in the<br>average rate of pattern<br>transitions. |
| Data position    | Sample clock rising e                        | dge                                          | _                                                                                                                                                                                                                                                                     |
| modes            | Sample clock falling                         | edge                                         |                                                                                                                                                                                                                                                                       |
|                  | Delay from Sample c                          | lock rising edge                             |                                                                                                                                                                                                                                                                       |
| Generation data  | On Board Clock                               | External Clock                               | —                                                                                                                                                                                                                                                                     |
| delay frequency  | All supported frequencies                    | Frequencies ≥<br>20 MHz                      |                                                                                                                                                                                                                                                                       |

| Specification                                          | Value                                                                           | Comments                                     |  |
|--------------------------------------------------------|---------------------------------------------------------------------------------|----------------------------------------------|--|
| Generation data<br>delay range                         | -1 to 2 Sample clock cycles, expressed as a fraction of the Sample clock period | The sum of data delay<br>and data deskew may |  |
| Generation data<br>deskew range                        | -2 to 3 Sample clock cycles, expressed as a time in seconds                     | not exceed -2 to 3<br>Sample clock cycles.   |  |
| Generation data<br>delay and data<br>deskew resolution | 30 ps                                                                           | Nominal.                                     |  |

#### Generation Provided Setup and Hold Times

|                                                                           | Value                                     |                            |  |  |
|---------------------------------------------------------------------------|-------------------------------------------|----------------------------|--|--|
| Specification                                                             | NI 6555/65                                | 56                         |  |  |
| Provided Setup Time (t <sub>PSU</sub> )                                   | t <sub>p</sub> - t <sub>CO</sub> - 850 ps |                            |  |  |
| Provided Hold Time (t <sub>PH</sub> )                                     | t <sub>CO</sub> - 700 ps                  | Characteristic             |  |  |
| Exported Sample Clock Offset (t <sub>CO</sub> ) is software programmable. |                                           |                            |  |  |
| Compare the setup and hold tim                                            | es from the datasheet of your device      | ce under test (DUT) to the |  |  |

Compare the setup and hold times from the datasheet of your device under test (DUT) to the values in the table above. The provided setup and hold times must be greater than the setup and hold times required for the DUT. If you require more setup time, configure your exported Sample clock mode to Inverted and/or delay your clock or data relative to the Sample clock.

Refer to Figure 10 for a diagram illustrating the relationship between the exported Sample clock mode and the provided setup and hold times.

**Notes**: This table assumes the data position is set to Sample clock rising edge and the noninverted Sample clock is exported to the DDC connector with  $t_{CO}$  programmed using exported Sample clock offset.



$$t_{P} = \frac{1}{f}$$
 = Period of Sample Clock  
 $t_{PH}$  = Provided Hold Time

t<sub>PSU</sub> = Provided Setup Time

t<sub>PCO</sub> = Time from Rising Clock Edge to Data Transition (Provided Clock to Out Time)

t<sub>CO</sub> = Exported Sample Clock Offset



**Note** Provided setup and hold times account for maximum channel-to-channel skew and jitter.



Figure 11. Generation Timing Diagram

$$\begin{split} t_{SCDDC} &: \text{Time Delay from Sample Clock (Internal) to DDC Connector} \\ -1 &\leq \delta_G \leq 2 : \text{Pattern Generation Channel Data Delay (Fraction of t_P)} \\ t_P &= \frac{1}{f} = \text{Period of Sample Clock} \\ t_{CO} &= \text{Exported Sample Clock Offset} \\ \delta_D &= \text{Pattern Generation Channel Deskew (Time)} \end{split}$$

# Acquisition Timing (Data, STROBE, and PFI <0..3> Channels)

| Specification                       | Va                                           | lue                                       | Comments                                                                                                                                                                                                                                                                |
|-------------------------------------|----------------------------------------------|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Maximum<br>data rate per<br>channel | 200 Mbps                                     |                                           | _                                                                                                                                                                                                                                                                       |
| Channel-to-                         | NI 6555                                      | NI 6556                                   | There will be                                                                                                                                                                                                                                                           |
| channel skew                        | Maximum: 725 ps<br>Characteristic:<br>300 ps | Maximum: 600 ps<br>Characteristic: 300 ps | additional skew from<br>crosstalk, acquisition<br>threshold, overdrive,<br>dispersion, and<br>transmission line<br>effects. You may see<br>up to 175 ps of<br>additional skew from<br>differences between<br>channels in the<br>average rate of pattern<br>transitions. |

#### Figure 12. Typical Overdrive Dispersion Adjustment





Note Timing calibration executes with 1.25 V of overdrive.

| Specification                                           | Value                                                       | )                       | Comments                                                            |
|---------------------------------------------------------|-------------------------------------------------------------|-------------------------|---------------------------------------------------------------------|
| Data position modes                                     | Sample clock rising edge                                    | —                       |                                                                     |
|                                                         | Sample clock falling edge                                   | · .                     |                                                                     |
|                                                         | Delay from Sample clock ri                                  | sing edge               |                                                                     |
| Acquisition data                                        | Onboard Clock                                               | External Clock          | —                                                                   |
| delay and deskew<br>frequency                           | All supported frequencies                                   | Frequencies ≥<br>20 MHz |                                                                     |
| Acquisition data<br>delay range                         | -1 to 2 Sample clock cycles of the Sample clock period.     | expressed as a fraction | The sum of data delay and                                           |
| Acquisition data<br>deskew range                        | -2 to 3 Sample clock cycles expressed as a time in seconds. |                         | data deskew<br>may not<br>exceed -2 to 3<br>Sample clock<br>cycles. |
| Acquisition data<br>delay and data<br>deskew resolution | 30 ps                                                       |                         |                                                                     |

#### Setup and Hold Times to STROBE

| Specification                            | Value   |         |  |  |
|------------------------------------------|---------|---------|--|--|
| Setup Time to STROBE (t <sub>SUS</sub> ) |         |         |  |  |
|                                          | NI 6555 | NI 6556 |  |  |
| f <20 MHz                                | 2.18 ns | 2.2 ns  |  |  |
| f≥20 MHz                                 | 1.82 ns | 1.86 ns |  |  |
| Hold Time to STROBE (t <sub>HS</sub> )   |         |         |  |  |
|                                          | NI 6555 | NI 6556 |  |  |
| f <20 MHz                                | 3.18 ns | 3.47 ns |  |  |
| f≥20 MHz                                 | 1.41 ns | 1.49 ns |  |  |
|                                          |         |         |  |  |

Includes maximum data channel-to-channel skew, but does not include system crosstalk. 1.65 V overdrive on all channels. Overall performance may vary with system crosstalk performance. NI 6556 values are specified within  $\pm 15$  °C of self-calibration.

Refer to Figure 13 for a diagram illustrating the relationship between the exported Sample clock mode and the setup and hold times to STROBE.



t<sub>SUS</sub> = Set-Up Time to STROBE

 $t_{HS}$  = Hold Time from STROBE

-1  $\leq \delta_A \leq$  2 : Acquisition Data Delay (fraction of t<sub>P</sub>)

 $t_{P} = \frac{1}{f} =$ Sample Clock Period

\*Note: When using an external Sample clock greater than 20 MHz, the duty cycle is corrected to 50%.

Figure 14. Acquisition Timing Diagram with Sample Clock Sources Other than STROBE



$$\begin{split} t_{\text{DDCSC}} &: \text{Time Delay from DDC Connector or to Internal Sample Clock} \\ -1 &\leq \delta_A \leq 2 : \text{Pattern Acquisition Channel Data Delay (Fraction of t_P)} \\ t_P &= \frac{1}{f} = \text{Period of Sample Clock} \\ t_{\text{SUSC}} &= \text{Set-Up Time to Sample Clock} \end{split}$$

ISUSC - Sel-Op Time to Sample Gloc

 $t_{HSC}$  = Hold Time to Sample Clock

 $\delta_{\text{D}}=\text{Pattern}$  Acquisition Channel Deskew (Time)

## CLK IN (SMA Jack Connector)

| Specification                        | Value                                           |                                                                                                          |                     |           | Comments                                 |
|--------------------------------------|-------------------------------------------------|----------------------------------------------------------------------------------------------------------|---------------------|-----------|------------------------------------------|
| Direction                            | Input into device                               |                                                                                                          |                     |           |                                          |
| Destinations                         | <ol> <li>Reference</li> <li>Sample c</li> </ol> |                                                                                                          | ne phase lock l     | oop (PLL) | _                                        |
| Input coupling                       | AC                                              |                                                                                                          |                     |           | —                                        |
| Input<br>protection                  | ±10 VDC                                         |                                                                                                          |                     |           | Nominal.                                 |
| Input<br>impedance                   | 50 Ω (defaul                                    | t) or 1 kΩ                                                                                               |                     |           | Software-<br>selectable;<br>Nominal.     |
| Minimum<br>detectable<br>pulse width | 2 ns                                            | ns                                                                                                       |                     |           |                                          |
| Clock<br>requirements                | Clock must l                                    | be continuous a                                                                                          | and free-runnii     | ıg.       |                                          |
| Clock ranges                         |                                                 | Squar                                                                                                    | e Waves             |           | Nominal.                                 |
|                                      | Voltage<br>range                                | 300 mV <sub>pp</sub> to                                                                                  | 5.5 V <sub>pp</sub> |           | 3 dB cutoff<br>point at<br>125 MHz       |
|                                      | Frequency range                                 | 20 kHz to 20                                                                                             | 00 MHz              |           | when using 1 k $\Omega$ input impedance. |
|                                      | Duty cycle<br>range                             | 40% to 60%                                                                                               |                     |           | impedance.                               |
|                                      |                                                 | Sine                                                                                                     | Waves               |           |                                          |
|                                      | Minimum<br>voltage                              | 630 mV <sub>pp</sub> 1.265 V <sub>pp</sub> 2.53 V <sub>pp</sub> (0 dBm)         (6 dBm)         (12 dBm) |                     |           |                                          |
|                                      | Maximum<br>voltage                              | 5.5 V <sub>pp</sub>                                                                                      |                     |           |                                          |
|                                      | Minimum<br>frequency                            | 10 MHz                                                                                                   | 5 MHz               | 2.5 MHz   |                                          |
|                                      | Maximum<br>frequency                            | 200 MHz                                                                                                  |                     |           |                                          |

### PFI 5 as STROBE (DDC Connector)

| Specification                        | Value                                                                                                                                                                             | Comments                                                                       |
|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|
| Direction                            | Input to device                                                                                                                                                                   | _                                                                              |
| Electrical characteristics           | Refer to the <i>Digital Acquisition Channels (DIO &lt;023&gt;, PFI 1, PFI 2, PFI 4, and PFI 5)</i> specifications in the <i>Channel Specifications</i> section.                   |                                                                                |
| Destinations                         | Sample clock (acquisition only)                                                                                                                                                   | —                                                                              |
| STROBE<br>frequency<br>range         | 800 Hz to 200 MHz                                                                                                                                                                 |                                                                                |
| STROBE duty cycle range              | 40% to 60% for clock frequencies $\ge$ 20 MHz<br>25% to 75% for clock frequencies < 20 MHz<br><b>Note</b> : STROBE duty cycle is corrected to 50% at<br>frequencies $\ge$ 20 MHz. | At the<br>programmed<br>voltage input<br>high (V <sub>IH</sub> )<br>threshold. |
| Minimum<br>detectable<br>pulse width | 2 ns                                                                                                                                                                              | inconord.                                                                      |
| Clock<br>requirements                | Clock must be continuous and free-running.                                                                                                                                        |                                                                                |

#### PXIe\_DStarA (PXI Express Backplane)

| Specification                      | Value                                                                                   | Comments |
|------------------------------------|-----------------------------------------------------------------------------------------|----------|
| Direction                          | Input to device                                                                         | —        |
| Destinations                       | <ol> <li>Reference clock—for the phase lock loop (PLL)</li> <li>Sample clock</li> </ol> | _        |
| PXIe_DStarA<br>frequency<br>range  | 800 Hz to 200 MHz                                                                       | —        |
| PXIe_DStarA<br>duty cycle<br>range | 40% to 60%                                                                              |          |
| Clock<br>requirements              | Clock must be continuous and free-running.                                              | —        |

### CLK OUT (SMA Jack Connector)

| Specification               | Va                                                                         | lue                            | Comments |
|-----------------------------|----------------------------------------------------------------------------|--------------------------------|----------|
| Direction                   | Output from device                                                         |                                |          |
| Sources                     | <ol> <li>Sample clock (excluding</li> <li>Reference clock (PLL)</li> </ol> | _                              |          |
| Generation<br>voltage level | Low Voltage Levels,<br>Characteristic                                      | Nominal.                       |          |
|                             | 0 V 3.3 V                                                                  |                                |          |
| Drive strength              | ±33 mA                                                                     |                                | —        |
| Output<br>impedance         | 50 Ω                                                                       | Nominal.                       |          |
| Output<br>protection        | The device can indefinitely between 0 V and 5 V.                           | sustain a short to any voltage |          |

### PFI 4 as DDC CLK OUT (DDC Connector)

| Specification              | Value                                                                                                                                                                 | Comments                                                                            |
|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|
| Direction                  | Output from device                                                                                                                                                    | —                                                                                   |
| Sources                    | Sample clock (generation only)                                                                                                                                        | STROBE and<br>acquisition<br>Sample clock<br>cannot be<br>routed to DDC<br>CLK OUT. |
| Electrical characteristics | Refer to the <i>Digital Generation Channels (DIO</i><br><023>, <i>PFI 1, PFI 2, PFI 4, and PFI 5)</i><br>specifications in the <i>Channel Specifications</i> section. |                                                                                     |

# Reference Clock (PLL)

| Specification                               | Value                                                                                                                                                                                                        | Comments                                                              |
|---------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|
| Reference<br>clock sources                  | <ol> <li>PXI_CLK100 (PXI Express backplane)</li> <li>CLK IN (SMA jack connector)</li> <li>PXIe_DStarA (PXI Express backplane)</li> <li>None (internal oscillator locked to an internal reference)</li> </ol> | Provides the<br>reference<br>frequency for<br>the PLL.                |
| Reference<br>clock<br>frequency<br>range    | 5 MHz to 100 MHz (integer multiple of 1 MHz)                                                                                                                                                                 | _                                                                     |
| Reference<br>clock<br>frequency<br>accuracy | < 5,000 ppm                                                                                                                                                                                                  | Required<br>accuracy of<br>the external<br>Reference<br>clock source. |
| Lock time                                   | $\leq$ 25 ms                                                                                                                                                                                                 | Not including<br>software<br>latency.                                 |
| Reference<br>clock duty<br>cycle range      | 40% to 60%                                                                                                                                                                                                   | _                                                                     |
| Reference<br>clock<br>destinations          | CLK OUT (SMA jack connector)                                                                                                                                                                                 |                                                                       |

## Memory and Scripting

| Specification                     | Valu                                                                                                                                                                                                                                                                                                                                | le                          | Comments                                                                                                                              |
|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| Memory<br>architecture            | The NI 6555/6556 uses the Synchronization and<br>Memory Core (SMC) technology in which<br>waveforms and instructions share onboard<br>memory. Parameters such as number of script<br>instructions, maximum number of waveforms in<br>memory, and number of samples available for<br>waveform storage are flexible and user-defined. |                             | Refer to the<br>Onboard<br>Memory section<br>in the NI Digital<br>Waveform<br>Generator/<br>Analyzer Help<br>for more<br>information. |
| Onboard memory                    | NI 6555/NI 6556                                                                                                                                                                                                                                                                                                                     | NI 6556 Only                | Maximum limit                                                                                                                         |
| size (generation)                 | 8 Mbit/channel                                                                                                                                                                                                                                                                                                                      | 64 Mbit/channel             | for generation<br>sessions assumes<br>no scripting<br>instructions.                                                                   |
| Onboard memory size (acquisition) | 8 Mbit/channel 64 Mbit/channel                                                                                                                                                                                                                                                                                                      |                             | —                                                                                                                                     |
| Generation modes                  | <b>Single-waveform mode</b> :<br>Generate a single wavefor<br>continuously.                                                                                                                                                                                                                                                         | rm once, <i>n</i> times, or |                                                                                                                                       |
|                                   | Scripted mode:<br>Generate a simple or complex sequence of<br>waveforms. Use scripts to describe the waveforms<br>to be generated, the order in which the waveforms<br>are generated, how many times the waveforms are<br>generated, and how the device responds to Script<br>triggers.                                             |                             |                                                                                                                                       |

| Specification                                  | Value                  |             |                                                                                                 |             | Comments                                                                                                                                                                                    |
|------------------------------------------------|------------------------|-------------|-------------------------------------------------------------------------------------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Generation                                     |                        | Sample Rate |                                                                                                 | Sample rate |                                                                                                                                                                                             |
| minimum<br>waveform size in                    | Configuration          | 200         | MHz                                                                                             | 100 MHz     | dependent.<br>Increasing                                                                                                                                                                    |
| samples (S)                                    | Single<br>waveform     | 1           | S                                                                                               | 1 S         | sample rate<br>increases<br>minimum                                                                                                                                                         |
|                                                | Continuous<br>waveform | 12          | 8 S                                                                                             | 64 S        | waveform size<br>requirement. For                                                                                                                                                           |
|                                                | Stepped<br>sequence    | 12          | 8 S                                                                                             | 64 S        | more<br>information<br>about these                                                                                                                                                          |
|                                                | Burst sequence         | 1056 S      |                                                                                                 | 512 S       | configurations,<br>refer to the<br><i>Common</i><br><i>Scripting Use</i><br><i>Cases</i> topic in<br>the <i>NI Digital</i><br><i>Waveform</i><br><i>Generator/</i><br><i>Analyzer Help.</i> |
| Generation finite repeat count                 | 1 to 16,777,216        |             |                                                                                                 |             | _                                                                                                                                                                                           |
| Generation                                     |                        |             | Regardless of                                                                                   |             |                                                                                                                                                                                             |
| waveform<br>quantum                            | 1 sample               |             | 2                                                                                               | 2 samples   | waveform size,<br>NI-HSDIO                                                                                                                                                                  |
| Generation                                     | Data width =           | = 4         | Dat                                                                                             | a width = 2 | allocates<br>waveforms in                                                                                                                                                                   |
| waveform block<br>size (in physical<br>memory) | 32 samples             | 64 samples  |                                                                                                 | 4 samples   | blocks of<br>physical<br>memory.                                                                                                                                                            |
| Acquisition<br>minimum record<br>size          | 1 sample               |             | Regardless of<br>waveform size,<br>NI-HSDIO<br>allocates at least<br>640 bytes for<br>a record. |             |                                                                                                                                                                                             |
| Acquisition record quantum                     | 1 sample               |             |                                                                                                 |             | _                                                                                                                                                                                           |

| Specification                                                 | Value               | Comments                                                                                |
|---------------------------------------------------------------|---------------------|-----------------------------------------------------------------------------------------|
| Acquisition<br>maximum number<br>of records                   | 2,147,483,647       | Session should<br>fetch fast enough<br>so that unfetched<br>data is not<br>overwritten. |
| Acquisition<br>number of<br>pre-Reference<br>trigger samples  | 0 up to full record | _                                                                                       |
| Acquisition<br>number of<br>post-Reference<br>trigger samples | 0 up to full record | _                                                                                       |
| Hardware<br>compare error<br>FIFO depth                       | 4,094               |                                                                                         |
| Hardware<br>compare number<br>of unique enable<br>states      | 255                 | _                                                                                       |
| Hardware<br>compare<br>maximum speed                          | 200 MHz             |                                                                                         |

# Triggers (Inputs to the NI 6556)

| Specification                                 | Value                                                                                                                                                                                                                                                                                                                                                                                                                      | Comments                                                                                                                                 |
|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| Trigger types                                 | <ol> <li>Start trigger</li> <li>Pause trigger</li> <li>Script trigger &lt;03&gt; (generation sessions only)</li> <li>Reference trigger (acquisition sessions only)</li> <li>Advance trigger (acquisition sessions only)</li> <li>Stop Trigger (generation sessions only)</li> </ol>                                                                                                                                        | —                                                                                                                                        |
| Sources                                       | <ol> <li>PFI 0 (SMA jack connector)</li> <li>PFI &lt;13&gt; (DDC connector)</li> <li>PFI &lt;2431&gt; (DDC connector)</li> <li>PXI_TRIG&lt;07&gt; (PXI Express backplane)</li> <li>Pattern match (acquisition sessions only)</li> <li>Software (user function call)</li> <li>Disabled (do not wait for a trigger)</li> </ol>                                                                                               |                                                                                                                                          |
| Trigger<br>detection                          | <ol> <li>Start trigger (edge detection: rising or falling)</li> <li>Pause trigger (level detection: high or low)</li> <li>Script trigger &lt;03&gt; (edge detection: rising or falling;<br/>level detection: high or low)</li> <li>Reference trigger (edge detection: rising or falling)</li> <li>Advance trigger (edge detection: rising or falling)</li> <li>Stop Trigger (edge detection: rising or falling)</li> </ol> | _                                                                                                                                        |
| Minimum<br>required<br>trigger pulse<br>width | 15 ns                                                                                                                                                                                                                                                                                                                                                                                                                      | Typical.<br>Only applies<br>to Digital<br>Edge<br>Triggers.                                                                              |
| Destinations                                  | <ol> <li>PFI 0 (SMA jack connectors)</li> <li>PFI &lt;13&gt; (DDC connector)</li> <li>PFI &lt;2431&gt; (DDC connector)</li> <li>PXI_TRIG&lt;06&gt; (PXI Express backplane)</li> </ol>                                                                                                                                                                                                                                      | Each trigger<br>can be routed<br>to any<br>destination<br>except the<br>Pause<br>trigger. The<br>Pause trigger<br>cannot be<br>exported. |

| Specification                                                        |                                  | Va                             | lue                                 |                                         | Comments                                                                                                                                                            |
|----------------------------------------------------------------------|----------------------------------|--------------------------------|-------------------------------------|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Trigger rearm<br>time                                                | Start to<br>Reference<br>Trigger | Start to<br>Advance<br>Trigger | Advance<br>to<br>Advance<br>Trigger | Reference<br>to<br>Reference<br>Trigger | Maximum<br>number of<br>samples.                                                                                                                                    |
|                                                                      | 150 S                            | 220 S                          | 220 S                               | 220 S                                   |                                                                                                                                                                     |
| Delay from                                                           | Generatior                       | n Sessions                     | Acquisitio                          | n Sessions                              | Maximum;                                                                                                                                                            |
| Pause trigger to<br>Pause state and<br>Stop trigger to<br>Done state | 55 Sample Cla<br>300 ns          | ock periods +                  | Synchronous<br>data.                | with the                                | Use the Data<br>Active event<br>during<br>generation to<br>determine on<br>a sample by<br>sample basis<br>when the<br>device enters<br>the Pause or<br>Done states. |
| Delay from<br>trigger to<br>digital data<br>output                   | 6 Sample Clo                     | ck periods + 6                 | 00 ns                               |                                         | Maximum;<br>Start trigger<br>and Script<br>triggers.                                                                                                                |

# Events (Generated from the NI 6556)

| Specification | Value                                                                                                                                                                                                                                                                       | Comments |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| Event type    | <ol> <li>Marker &lt;02&gt; (generation sessions only)</li> <li>Data Active event (generation sessions only)</li> <li>Ready for Start event</li> <li>Ready for Advance event (acquisition sessions only)</li> <li>End of Record event (acquisition sessions only)</li> </ol> | _        |

| Specification                            | Value                                                                                                                                                                                 | Comments                                                                                                                                                      |
|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Destinations                             | <ol> <li>PFI 0 (SMA jack connectors)</li> <li>PFI &lt;13&gt; (DDC connector)</li> <li>PFI &lt;2431&gt; (DDC connector)</li> <li>PXI_TRIG&lt;06&gt; (PXI Express backplane)</li> </ol> | Each event can be<br>routed to any<br>destination, except<br>the Data Active<br>event. The Data<br>Active event can<br>only be routed to<br>the PFI channels. |
| Marker time<br>resolution<br>(placement) | Markers can be placed at any sample.                                                                                                                                                  | —                                                                                                                                                             |

#### Miscellaneous

| Specification                       | Value      | Comments            |
|-------------------------------------|------------|---------------------|
| Warm-up time                        | 30 minutes | From driver loaded. |
| External<br>calibration<br>interval | 1 year     |                     |

#### Power

| Specification                      | 12 V  | 3.3 V | Total Power | Comments                                 |
|------------------------------------|-------|-------|-------------|------------------------------------------|
| Maximum<br>allowed current         | 5.2 A | 5.7 A | —           | Maximum allowed power before device      |
| Maximum<br>allowed device<br>power |       | _     | 76 W        | shut down requiring reset of the device. |

| Specification                                                  | 12 V  | 3.3 V | Total Power | Comments                                                                                                                                                                |
|----------------------------------------------------------------|-------|-------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3.3 V swing at<br>200 Mbps                                     | 4.5 A | 4.1 A | 67.5 W      | Typical results are<br>commensurate with<br>an aggressive user<br>application using all<br>data channels into a<br>high-impedance<br>load with active<br>loads disabled |
| 5.0 V swing at<br>100 Mbps                                     | 4.3 A | 4.0 A | 64.8 W      |                                                                                                                                                                         |
| 8.0 V swing at<br>50 Mbps                                      | 4.3 A | 3.8 A | 64.1 W      |                                                                                                                                                                         |
| 3.3 V swing at<br>100 Mbps with<br>Active Load set<br>to 24 mA | 4.7 A | 4.5 A | 71.5 W      | (unless otherwise<br>noted) across<br>temperature.                                                                                                                      |

## Physical

| Specification | Value                                                   | Comments |
|---------------|---------------------------------------------------------|----------|
| Dimensions    | $21.6 \times 2.0 \times 13.0$ cm                        |          |
|               | Dual 3U CompactPCI Express slot; PXI Express compatible |          |
| Weight        | 28 oz (793 g)                                           | —        |

#### I/O Panel Connectors

| Label                              | Function(s)                                                                                             | Connector<br>Type |
|------------------------------------|---------------------------------------------------------------------------------------------------------|-------------------|
| CLK IN                             | External Sample clock, external Reference clock.                                                        | SMA jack          |
| PFI 0                              | Events, triggers.                                                                                       | SMA jack          |
| CLK OUT                            | External Sample clock, exported Reference clock.                                                        | SMA jack          |
| AUX I/O                            | External force, external sense, and analog calibration.<br><b>Note</b> : Supported on the NI 6556 only. | Combicon          |
| Digital Data<br>& Control<br>(DDC) | Digital data channels, PPMU channels, exported Sample clock, STROBE, events, triggers.                  | 68-pin<br>VHDCI   |
| REMOTE<br>SENSE                    | PPMU remote sensing channels, external force, external sense, and analog calibration.                   | 68-pin<br>VHDCI   |

#### Software

| Specification           | Value                                                                                                                                                                                                                                                                                                                     | Comments                                                                                                              |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|
| Driver software         | NI-HSDIO driver software 1.8.1 or later for the<br>NI 6556; NI-HSDIO 1.9 for the NI 6555. NI-HSDIO<br>allows you to configure and control the NI 6555/6556.<br>NI-HSDIO provides application interfaces for many<br>development environments. NI-HSDIO follows IVI<br>application programming interface (API) guidelines. | _                                                                                                                     |
| Application<br>software | <ul> <li>NI-HSDIO provides programming interfaces for the following application development environments (ADEs):</li> <li>National Instruments LabVIEW</li> <li>National Instruments LabWindows<sup>™</sup>/CVI<sup>™</sup></li> <li>Microsoft Visual C/C++</li> </ul>                                                    | Refer to the<br><i>NI-HSDIO</i><br><i>Readme</i> for<br>more<br>information<br>about<br>supported<br>ADE<br>versions. |
| Test panel              | National Instruments Measurement & Automation<br>Explorer (MAX) provides test panels with basic<br>acquisition and generation functionality for the<br>NI 6555/6556. MAX is included on the NI-HSDIO<br>driver media.                                                                                                     |                                                                                                                       |

#### Environment

E

**Note** To ensure that the NI 6555/6556 cools effectively, follow the guidelines in the *Maintain Forced Air Cooling Note to Users* included with the NI 6555/6556. The NI 6555/6556 is intended for indoor use only.

| Specification                     | Value                                                                                          | Comments |
|-----------------------------------|------------------------------------------------------------------------------------------------|----------|
| Operating<br>temperature          | 0 to +45 °C in all NI PXI Express and hybrid<br>NI PXI Express chassis. (Meets IEC 60068-2-2.) | —        |
| Operating<br>relative<br>humidity | 10% to 90% relative humidity, noncondensing<br>(Meets IEC 60068-2-56.)                         |          |
| Altitude                          | 2,000 m at 25 °C ambient temperature                                                           | —        |
| Pollution<br>Degree               | 2                                                                                              |          |

| Specification                   | Value                                                                                                                             | Comments |
|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|----------|
| Storage<br>temperature          | -20 to +70 °C<br>(Meets IEC-60068-2-2.)                                                                                           | _        |
| Storage<br>relative<br>humidity | 5% to 95% relative humidity, noncondensing<br>(Meets IEC 60068-2-56.)                                                             |          |
| Operating<br>shock              | 30 g, half-sine, 11 ms pulse<br>(Meets IEC 60068-2-27. Test profile developed in<br>accordance with MIL-PRF-28800F.)              |          |
| Storage shock                   | 50 g, half-sine, 11 ms pulse<br>(Meets IEC 60068-2-27. Test profile developed in<br>accordance with MIL-PRF-28800F.)              |          |
| Operating vibration             | 5 Hz to 500 Hz, 0.3 g <sub>rms</sub><br>(Meets IEC 60068-2-64.)                                                                   | _        |
| Storage<br>vibration            | 5 Hz to 500 Hz, 2.46 g <sub>rms</sub><br>(Meets IEC 60068-2-64. Test profile exceeds<br>requirements of MIL-PRF-28800F, Class B.) |          |

#### Safety



**Caution** The protection provided by the NI PXIe-6555/6556 can be impaired if it is used in a manner not described in this document.

This product meets the requirements of the following standards of safety for electrical equipment for measurement, control, and laboratory use:

- IEC 61010-1, EN 61010-1
- UL 61010-1, CSA 61010-1



**Note** For UL and other safety certifications, refer to the product label or the *Online Product Certification* section.

### Electromagnetic Compatibility

This product meets the requirements of the following EMC standards for electrical equipment for measurement, control, and laboratory use:

- EN 61326-1 (IEC 61326-1): Class A emissions; Basic immunity
- EN 55011 (CISPR 11): Group 1, Class A emissions
- AS/NZS CISPR 11: Group 1, Class A emissions
- FCC 47 CFR Part 15B: Class A emissions
- ICES-001: Class A emissions



**Note** In the United States (per FCC 47 CFR), Class A equipment is intended for use in commercial, light-industrial, and heavy-industrial locations. In Europe, Canada, Australia, and New Zealand (per CISPR 11) Class A equipment is intended for use only in heavy-industrial locations.



**Note** Group 1 equipment (per CISPR 11) is any individual, scientific, or medical equipment that does not intentionally generate radio frequency energy for the treatment of material or inspection/analysis purposes.



**Note** For EMC declarations and certifications, refer to the *Online Product Certification* section of this document.

# CE Compliance (6

This product meets the essential requirements of applicable European Directives as follows:

- 2006/95/EC; Low-Voltage Directive (safety)
- 2004/108/EC; Electromagnetic Compatibility Directive (EMC)

### **Online Product Certification**

To obtain product certifications and the Declaration of Conformity for this product, visit ni.com/certification, search by model number or product line, and click the appropriate link in the Certification column.

### Environmental Management

NI is committed to designing and manufacturing products in an environmentally responsible manner. NI recognizes that eliminating certain hazardous substances from our products is beneficial to the environment and to NI customers.

For additional environmental information, refer to the *Minimize Our Environmental Impact* web page at ni.com/environment. This page contains the environmental regulations and directives with which NI complies, as well as other environmental information not included in this document.

#### Waste Electrical and Electronic Equipment (WEEE)



**EU Customers** At the end of the product life cycle, all products *must* be sent to a WEEE recycling center. For more information about WEEE recycling centers, National Instruments WEEE initiatives, and compliance with WEEE Directive 2002/96/EC on Waste and Electronic Equipment, visit ni.com/environment/weee.

#### 电子信息产品污染控制管理办法 (中国 RoHS)

中国客户 National Instruments 符合中国电子信息产品中限制使用某些有害物质指令 (RoHS)。关于 National Instruments 中国 RoHS 合规性信息,请登录 ni.com/ environment/rohs\_china。(For information about China RoHS compliance, go to ni.com/environment/rohs\_china,)

### Where to Go for Support

The National Instruments website is your complete resource for technical support. At ni.com/ support you have access to everything from troubleshooting and application development self-help resources to email and phone assistance from NI Application Engineers.

Visit ni.com/services for NI Factory Installation Services, repairs, extended warranty, and other services.

Visit ni.com/register to register your National Instruments product. Product registration facilitates technical support and ensures that you receive important information updates from NI.

A Declaration of Conformity (DoC) is our claim of compliance with the Council of the European Communities using the manufacturer's declaration of conformity. This system affords the user protection for electromagnetic compatibility (EMC) and product safety. You can obtain the DoC for your product by visiting ni.com/certification. If your product supports calibration, you can obtain the calibration certificate for your product at ni.com/calibration.

National Instruments corporate headquarters is located at 11500 North Mopac Expressway, Austin, Texas, 78759-3504. National Instruments also has offices located around the world. For telephone support in the United States, create your service request at ni.com/support or dial 512 795 8248. For telephone support outside the United States, visit the Worldwide Offices section of ni.com/niglobal to access the branch office websites, which provide up-to-date contact information, support phone numbers, email addresses, and current events.

Refer to the *NI Trademarks and Logo Guidelines* at ni.com/trademarks for more information on National Instruments trademarks. Other product and company names mentioned herein are trademarks or trade names of their respective companies. For patents covering National Instruments products/technology, refer to the appropriate location: Help-Patents in your software, the patents.txt file on your media, or the National Instruments Patents Notice at ni.com/patents.You can find information about end-user license agreements (EULAs) and third-party legal notices in the readme file for your NI product. Refer to the *Export Compliance Information* at ni.com/legal/export-compliance for the National Instruments global trade compliance policy and how to obtain relevant HTS codes, ECCNs, and other import/export data.

© 2011-2013 National Instruments. All rights reserved.